## **Kathmandu University**

School of Engineering

## **Department of Computer Science & Engineering** BACHELOR LEVEL PROGRAM

Name of the Course: Pankaj Raj Dawadi Duration of Course Delivery:

Course Delivery Details:

| Course Delivery Details: |                |                                                                             |                                                                                                                                                                       |                  |  |  |
|--------------------------|----------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|
| Date                     | Time (from-to) | Total<br>hours                                                              | Topics covered or activity                                                                                                                                            | Remarks          |  |  |
| Week1                    | 4              | 4                                                                           | Logic Gates Boolean Algebra Map Specification Combinational Circuits Flip-Flops Sequential Circuits Design of a counter, State Diagram, State Table, Excitation table |                  |  |  |
|                          |                |                                                                             | Combinational Circuits Flip-Flops Sequential Circuits Design of a counter, State Diagram, State Table, Excitation table                                               | End of Chapter 1 |  |  |
| Week 2                   | 4              | 4                                                                           | Register<br>Encoder, Decoder, MUX, DMUX                                                                                                                               |                  |  |  |
|                          |                |                                                                             | Memory Components RAM, ROM<br>Integrated Circuits                                                                                                                     | End of Chapter 2 |  |  |
| Week 3                   | 4              | 4                                                                           | Data Types Complements Fixed Point Representations Floating Point Representations                                                                                     |                  |  |  |
|                          |                |                                                                             | Other Binary Codes, grey code,<br>alphanumeric code, 8421,2421,<br>Hamming Code<br>Error Detection Codes                                                              | End of Chapter 3 |  |  |
| Week 4<br>Week 5         | 6              | Register Transfer Language<br>Register Transfer<br>Bus and Memory Transfers |                                                                                                                                                                       |                  |  |  |
|                          |                | 0                                                                           | Shift Micro operations Arithmetic Logic Shift Unit Arithmetic Micro operations                                                                                        | End of Chapter 4 |  |  |

|                               |       | Logic Micro operations                                                                                                                                                                 |                  |
|-------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Week 5<br>Week 6<br>Week 7    |       | Instruction Codes Computer Registers Computer Instructions Timing and Control                                                                                                          | ]                |
|                               | Hours | Instruction Cycle Memory Reference Instructions Input-Output and Interrupt                                                                                                             |                  |
|                               |       | Complete Computer Description Design of Basic Computer Design of Accumulator Logic                                                                                                     | End of Chapter 5 |
| Week 8<br>Week 9              |       | Introduction General Register Organization Stack Organization                                                                                                                          |                  |
|                               | 6     | Instruction Formats Addressing Modes Data Transfer and Manipulation                                                                                                                    |                  |
|                               |       | Program Control<br>Reduced Instruction Set Computer                                                                                                                                    | End of Chapter 6 |
| Week 10<br>Week 11<br>Week 12 |       | Fixed Point Arithmetic Operation<br>Addition of Signed Magnitude Data<br>Addition of 2's Complement Data<br>Subtraction of Signed Magnitude Data<br>Subtraction of 2's Complement Data |                  |
|                               | 6     | Multiplication of Signed Magnitude Data Array Multiplier                                                                                                                               |                  |
|                               |       | Booth Algorithm Division Algorithm of Signed Magnitude Representation                                                                                                                  | End of Chapter 7 |
| Week 13                       |       | Peripheral Devices Input-Output Interface Asynchronous Data Transfer                                                                                                                   |                  |
|                               | 4     | Modes of Transfer Priority Interrupt Direct Memory Access Input-Output Processor Serial Communication                                                                                  | End of Chapter 8 |
|                               |       |                                                                                                                                                                                        |                  |

| Mini Project |       | 10 hours                                 | Discussion on Design of a simple processing unit | 6 hours allocated for<br>discussion<br>4 hours allocated for<br>evaluation [Project<br>Presentation + Viva<br>+ Project<br>Demonstration] |
|--------------|-------|------------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
|              | Total | Direct<br>Contact<br>Indirect<br>contact | 44 Hours 10 Hours                                |                                                                                                                                           |